TY - JOUR AU - Li, Kuan-Ching AB - Scalable memory systems provide scalable bandwidth to the core growth demands in multicores and embedded systems processors. In these systems, as memory controllers (MCs) are scaled, memory traffic per MC is reduced, so transaction queues become shallower. As a consequence, there is an opportunity to explore transaction queue utilization and its impact on energy utilization. In this paper, we propose to evaluate the performance and energy-per-bit impact when reducing transaction queue sizes along with the MCs of these systems. Experimental results show that reducing 50 % on the number of entries, bandwidth and energy-per-bit levels are not affected, whilst reducing aggressively of about 90 %, bandwidth is similarly reduced while causing significantly higher energy-per-bit utilization. TI - Implications of shallower memory controller transaction queues in scalable memory systems JO - The Journal of Supercomputing DO - 10.1007/s11227-015-1485-x DA - 2015-07-25 UR - https://www.deepdyve.com/lp/springer-journals/implications-of-shallower-memory-controller-transaction-queues-in-qbAPjmI9n0 SP - 1785 EP - 1798 VL - 72 IS - 5 DP - DeepDyve ER -